

# LP3882 1.5A Fast-Response Ultra Low Dropout Linear Regulators

Check for Samples: LP3882

## **FEATURES**

- Ultra Low Dropout Voltage (110 mV at 1.5A typ)
- Low Ground Pin Current
- Load Regulation of 0.04%/A
- 60 nA Typical Quiescent Current in Shutdown
- 1.5% Output Accuracy (25°C)
- TO-220, DDPAK/TO-263 and SO PowerPad Packages
- Over Temperature/Over Current Protection
- -40°C to +125°C Junction Temperature Range

### **APPLICATIONS**

- DSP Power Supplies
- Server Core and I/O Supplies
- PC Add-in-Cards
- Local Regulators in Set-Top Boxes
- Microcontroller Power Supplies
- High Efficiency Power Supplies
- SMPS Post-Regulators

## **DESCRIPTION**

The LP3882 is a high current, fast response regulator which can maintain output voltage regulation with minimum input to output voltage drop. Fabricated on a CMOS process, the device operates from two input voltages: Vbias provides voltage to drive the gate of the N-MOS power transistor, while Vin is the input voltage which supplies power to the load. The use of an external bias rail allows the part to operate from ultra low Vin voltages. Unlike bipolar regulators, the CMOS architecture consumes extremely low quiescent current at any output load current. The use of an N-MOS power transistor results in wide bandwidth, yet minimum external capacitance is required to maintain loop stability.

The fast transient response of these devices makes them suitable for use in powering DSP, Microcontroller Core voltages and Switch Mode Power Supply post regulators. The parts are available in TO-220, DDPAK/TO-263 and SO PowerPad packages.

**Dropout Voltage:** 110 mV (typ) at 1.5A load current.

Ground Pin Current: 3 mA (typ) at full load.

Shutdown Current: 60 nA (typ) when S/D pin is low. Precision Output Voltage: 1.5% room temperature

accuracy.

#### TYPICAL APPLICATION CIRCUIT



At least 4.7 µF of input and output capacitance is required for stability.

AVA.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **CONNECTION DIAGRAM**



Figure 1. 5-Pin TO-220, Top View See NDH0005D Package



Figure 2. 5-Pin DDPAK/TO-263, Top View See KTT0005B Package



Figure 3. 8-Pin SO PowerPad, Top View See DDA0008D Package

## **BLOCK DIAGRAM**





# ABSOLUTE MAXIMUM RATINGS (1)

If Military/Aerospace specified devices are required, contact the Texas Instruments Semiconductor Sales Office/ Distributors for availability and specifications.

|                                           |                              | VALUE / UNITS      |
|-------------------------------------------|------------------------------|--------------------|
| Storage Temp                              | perature Range               | −65°C to +150°C    |
| Lead Temper                               | ature (Soldering, 5 seconds) | 260°C              |
| ESD Rating                                | Human Body Model (2)         | 2 kV               |
| N                                         | Machine Model (3)            | 200V               |
| Power Dissipation (4)                     |                              | Internally Limited |
| V <sub>IN</sub> Supply Voltage (Survival) |                              | -0.3V to +6V       |
| V <sub>BIAS</sub> Supply                  | Voltage (Survival)           | -0.3V to +7V       |
| Shutdown Inp                              | out Voltage (Survival)       | -0.3V to +7V       |
| I <sub>OUT</sub> (Survival                | )                            | Internally Limited |
| Output Voltag                             | e (Survival) <sup>(5)</sup>  | -0.3V to +6V       |
| Junction Tem                              | perature                     | -40°C to +150°C    |

- (1) Absolute maximum ratings indicate limits beyond which damage to the component may occur. Operating ratings indicate conditions for which the device is intended to be functional, but does **not** ensure specific performance limits. For specifications, see Electrical Characteristics. Specifications do not apply when operating the device outside of its rated operating conditions.
- (2) The human body model is a 100 pF capacitor discharged through a 1.5k resistor into each pin.
- (3) The machine model is a 220 pF capacitor discharged directly into each pin. The machine model ESD rating of pin 5 is 100V.
- (4) At elevated temperatures, device power dissipation must be derated based on package thermal resistance and heatsink thermal values. θ<sub>J-A</sub> for TO-220 devices is 65°C/W if no heatsink is used. If the TO-220 device is attached to a heatsink, a θ<sub>J-S</sub> value of 4°C/W can be assumed. θ<sub>J-A</sub> for DDPAK/TO-263 devices is approximately 40°C/W if soldered down to a copper plane which is at least 1.5 square inches in area. θ<sub>J-A</sub> value for typical SO PowerPad PC board mounting is 166°C/W. If power dissipation causes the junction temperature to exceed specified limits, the device will go into thermal shutdown.
- (5) If used in a dual-supply system where the regulator load is returned to a negative supply, the output pin must be diode clamped to ground.

## RECOMMENDED OPERATING CONDITIONS

|                                      | VALUE / UNITS                |
|--------------------------------------|------------------------------|
| V <sub>IN</sub> Supply Voltage       | $(V_{OUT} + V_{DO})$ to 5.5V |
| Shutdown Input Voltage               | 0 to +6V                     |
| lout                                 | 1.5A                         |
| Operating Junction Temperature Range | -40°C to +125°C              |
| V <sub>BIAS</sub> Supply Voltage     | 4.5V to 6V                   |

Product Folder Links: LP3882



## **ELECTRICAL CHARACTERISTICS**

Limits in standard typeface are for  $T_J = 25^{\circ}$ C, and limits in **boldface type** apply over the full operating temperature range. Unless otherwise specified:  $V_{IN} = V_O(NOM) + 1V$ ,  $V_{BIAS} = 4.5V$ ,  $I_L = 10$  mA,  $C_{IN} = C_{OUT} = 4.7 \mu F$ ,  $V_{S/D} = V_{BIAS}$ .

| Symbol                                                     | Parameter                                             | Conditions                                                | MIN <sup>(1)</sup>    | Typical (2)         | MAX <sup>(1)</sup>    | Units             |  |  |
|------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------|-----------------------|---------------------|-----------------------|-------------------|--|--|
| Vo                                                         | Output Voltage Tolerance                              | 10 mA < $I_L$ < 1.5A<br>$V_O(NOM)$ + 1V ≤ $V_{IN}$ ≤ 5.5V | 1.198<br><b>1.186</b> | 1.216               | 1.234<br><b>1.246</b> |                   |  |  |
|                                                            |                                                       | $4.5V \le V_{BIAS} \le 6V$                                | 1.478<br><b>1.455</b> | 1.5                 | 1.522<br><b>1.545</b> | V                 |  |  |
|                                                            |                                                       |                                                           | 1.773<br><b>1.746</b> | 1.8                 | 1.827<br><b>1.854</b> |                   |  |  |
| $\Delta V_{O}/\Delta V_{IN}$                               | Output Voltage Line Regulation (3)                    | $V_O(NOM) + 1V \le V_{IN} \le 5.5V$                       |                       | 0.01                |                       | %/V               |  |  |
| $\Delta V_O/\Delta I_L$                                    | Output Voltage Load Regulation (4)                    | 10 mA < I <sub>L</sub> < 1.5A                             |                       | 0.04<br><b>0.06</b> |                       | %/A               |  |  |
| $V_{DO}$                                                   | Dropout Voltage (5)                                   | I <sub>L</sub> = 1.5A (TO-220 and DDPAK/TO-263 only)      |                       | 110                 | 170<br><b>270</b>     | mV                |  |  |
|                                                            |                                                       | I <sub>L</sub> = 1.5A (PSOP only)                         |                       | 125                 | 190<br><b>320</b>     |                   |  |  |
| $I_Q(V_{IN})$ Quiescent Current Drawn from $V_{IN}$ Supply |                                                       | 10 mA < I <sub>L</sub> < 1.5A                             |                       | 3                   | 7<br><b>8</b>         | mA                |  |  |
|                                                            |                                                       | $V_{\overline{S/D}} \le 0.3V$                             |                       | 0.03                | 1<br><b>30</b>        | μΑ                |  |  |
| $I_Q(V_{BIAS})$                                            | Quiescent Current Drawn from V <sub>BIAS</sub> Supply | 10 mA < I <sub>L</sub> < 1.5A                             |                       | 1                   | 2<br><b>3</b>         | mA                |  |  |
|                                                            |                                                       | $V_{\overline{S/D}} \le 0.3V$                             |                       | 0.03                | 1<br><b>30</b>        | μΑ                |  |  |
| I <sub>SC</sub>                                            | Short-Circuit Current                                 | V <sub>OUT</sub> = 0V                                     |                       | 4.3                 |                       | Α                 |  |  |
| Shutdown I                                                 | nput                                                  |                                                           |                       |                     |                       |                   |  |  |
| V <sub>SDT</sub>                                           | Output Turn-off Threshold                             | Output = ON                                               | 1.3                   | 0.7                 |                       | V                 |  |  |
|                                                            |                                                       | Output = OFF                                              |                       | 0.7                 | 0.3                   | V                 |  |  |
| Td (OFF)                                                   | Turn-OFF Delay                                        | R <sub>LOAD</sub> X C <sub>OUT</sub> << Td (OFF)          |                       | 20                  |                       |                   |  |  |
| Td (ON)                                                    | Turn-ON Delay                                         | R <sub>LOAD</sub> X C <sub>OUT</sub> << Td (ON)           |                       | 15                  |                       | μs                |  |  |
| I <sub>S/D</sub>                                           | S/D Input Current                                     | V <sub>S/D</sub> =1.3V                                    |                       | 1                   |                       |                   |  |  |
|                                                            |                                                       | V <sub>S/D</sub> ≤ 0.3V                                   |                       | -1                  |                       | μA                |  |  |
| AC Paramet                                                 | ers                                                   |                                                           |                       |                     |                       |                   |  |  |
| PSRR (V <sub>IN</sub> )                                    | Ripple Rejection for V <sub>IN</sub> Input Voltage    | V <sub>IN</sub> = V <sub>OUT</sub> +1V, f = 120 Hz        |                       | 80                  |                       |                   |  |  |
|                                                            |                                                       | V <sub>IN</sub> = V <sub>OUT</sub> + 1V, f = 1 kHz        |                       | 65                  |                       | .in               |  |  |
| PSRR                                                       | Ripple Rejection for V <sub>BIAS</sub> Voltage        | V <sub>BIAS</sub> = V <sub>OUT</sub> + 3V, f = 120 Hz     | 70                    |                     | dB                    |                   |  |  |
| (V <sub>BIAS</sub> )                                       |                                                       | V <sub>BIAS</sub> = V <sub>OUT</sub> + 3V, f = 1 kHz      |                       | 65                  |                       |                   |  |  |
|                                                            | Output Noise Density                                  | f = 120 Hz                                                |                       | 1                   |                       | μV/ <del>Hz</del> |  |  |
| e <sub>n</sub>                                             | Output Noise Voltage                                  | BW = 10 Hz - 100 kHz                                      |                       | 150                 |                       | 11// /200 = 1     |  |  |
|                                                            | $V_{OUT} = 1.8V$                                      | BW = 300 Hz - 300 kHz                                     |                       | 90                  |                       | μV (rms)          |  |  |

- Limits are specified through testing, statistical correlation, or design. Typical numbers represent the most likely parametric norm for 25°C operation.
- Output voltage line regulation is defined as the change in output voltage from nominal value resulting from a change in input voltage.
- Output voltage load regulation is defined as the change in output voltage from nominal value as the load current increases from no load to full load.
- Dropout voltage is defined as the minimum input to output differential required to maintain the output with 2% of nominal value. The SO PowerPad package devices have a slightly higher dropout voltage due to increased band wire resistance.



### TYPICAL PERFORMANCE CHARACTERISTICS

Unless otherwise specified:  $T_A = 25$ °C,  $C_{OUT} = 4.7\mu F$ ,  $Cin = 4.7\mu F$ ,  $\overline{S/D}$  pin is tied to  $V_{BIAS}$ ,  $V_{IN} = 2.2V$ ,  $V_{OUT} = 1.8V$ .



Figure 4.







Figure 5.



Figure 7.



Copyright © 2003–2013, Texas Instruments Incorporated



# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified:  $T_A = 25^{\circ}C$ ,  $C_{OUT} = 4.7 \mu F$ ,  $Cin = 4.7 \mu F$ ,  $\overline{S/D}$  pin is tied to  $V_{BIAS}$ ,  $V_{IN} = 2.2 V$ ,  $V_{OUT} = 1.8 V$ .



Figure 10.



Figure 12.





Figure 11.



Figure 13.





# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Unless otherwise specified:  $T_A = 25^{\circ}C$ ,  $C_{OUT} = 4.7\mu F$ ,  $Cin = 4.7\mu F$ ,  $\overline{S/D}$  pin is tied to  $V_{BIAS}$ ,  $V_{IN} = 2.2V$ ,  $V_{OUT} = 1.8V$ .



Figure 16.





Figure 17.



Figure 19.



## **Application Hints**

#### **EXTERNAL CAPACITORS**

To assure regulator stability, input and output capacitors are required as shown in the Typical Application Circuit.

#### **OUTPUT CAPACITOR**

At least  $4.7\mu F$  of output capacitance is required for stability (the amount of capacitance can be increased without limit). The output capacitor must be located less than 1 cm from the output pin of the IC and returned to a clean analog ground. The ESR (equivalent series resistance) of the output capacitor must be within the "stable" range as shown in the graph below over the full operating temperature range for stable operation.



Figure 20. Minimum ESR vs Output Load Current

Tantalum capacitors are recommended for the output as their ESR is ideally suited to the part's requirements and the ESR is very stable over temperature. Aluminum electrolytics are not recommended because their ESR increases very rapidly at temperatures below 10C. Aluminum caps can only be used in applications where lower temperature operation is not required.

A second problem with Al caps is that many have ESR's which are only specified at low frequencies. The typical loop bandwidth of a linear regulator is a few hundred kHz to several MHz. If an Al cap is used for the output cap, it must be one whose ESR is specified at a frequency of 100 kHz or more.

Because the ESR of ceramic capacitors is only a few milli Ohms, they are not suitable for use as output capacitors on LP388X devices. The regulator output can tolerate ceramic capacitance totaling up to 15% of the amount of Tantalum capacitance connected from the output to ground.

#### **OUTPUT "BYPASS" CAPACITORS**

Many designers place small value "bypass" capacitors at various circuit points to reduce noise. Ceramic capacitors in the value range of about 1000pF to 0.1µF placed directly on the output of a PNP or P-FET LDO regulator can cause a loss of phase margin which can result in oscillations, even when a Tantalum output capacitor is in parallel with it. This is not unique to Texas Instruments Semiconductor LDO regulators, it is true of any P-type LDO regulator.

The reason for this is that PNP or P-FET regulators have a higher output impedance (compared to an NPN regulator), which results in a pole-zero pair being formed by every different capacitor connected to the output.

The zero frequency is approximately:

$$F_z = 1 / (2 \times \pi \times ESR \times C)$$
 (1)

Where ESR is the equivalent series resistance of the capacitor, and C is the value of capacitance.

The pole frequency is:

$$F_p = 1 / (2 \times \pi \times R_L \times C)$$
 (2)

Where R<sub>I</sub> is the load resistance connected to the regulator output.

Product Folder Links: LP3882



To understand why a small capacitor can reduce phase margin: assume a typical LDO with a bandwidth of 1MHz, which is delivering 0.5A of current from a 2.5V output (which means  $R_L$  is 5 Ohms). We then place a .047  $\mu F$  capacitor on the output. This creates a pole whose frequency is:

$$F_p = 1 / (2 \times \pi \times 5 \times .047 \times 10E-6) = 677 \text{ kHz}$$
 (3)

This pole would add close to 60 degrees of phase lag at the crossover (unity gain) frequency of 1 MHz, which would almost certainly make this regulator oscillate. Depending on the load current, output voltage, and bandwidth, there are usually values of small capacitors which can seriously reduce phase margin. If the capacitors are ceramic, they tend to oscillate more easily because they have very little internal inductance to damp it out. If bypass capacitors are used, it is best to place them near the load and use trace inductance to "decouple" them from the regulator output.

#### **INPUT CAPACITOR**

The input capacitor must be at least 4.7  $\mu$ F, but can be increased without limit. It's purpose is to provide a low source impedance for the regulator input. Ceramic capacitors work best for this, but Tantalums are also very good. There is no ESR limitation on the input capacitor (the lower, the better). Aluminum electrolytics can be used, but their ESR increase very quickly at cold temperatures. They are not recommended for any application where temperatures go below about  $10^{\circ}$ C.

## **BIAS CAPACITOR**

The 0.1µF capacitor on the bias line can be any good quality capacitor (ceramic is recommended).

#### **BIAS VOLTAGE**

The bias voltage is an external voltage rail required to get gate drive for the N-FET pass transistor. Bias voltage must be in the range of 4.5 - 6V to assure proper operation of the part.

#### UNDER VOLTAGE LOCKOUT

The bias voltage is monitored by a circuit which prevents the regulator output from turning on if the bias voltage is below approximately 4V.

#### SHUTDOWN OPERATION

Pulling down the shutdown  $\overline{(S/D)}$  pin will turn-off the regulator. Pin  $\overline{S/D}$  must be actively terminated through a pull-up resistor (10 k $\Omega$  to 100 k $\Omega$ ) for a proper operation. If this pin is driven from a source that actively pulls high and low (such as a CMOS rail to rail comparator), the pull-up resistor is not required. This pin must be tied to Vin if not used.

#### POWER DISSIPATION/HEATSINKING

A heatsink may be required depending on the maximum power dissipation and maximum ambient temperature of the application. Under all possible conditions, the junction temperature must be within the range specified under operating conditions. The total power dissipation of the device is given by:

$$P_D = (V_{IN} - V_{OUT})I_{OUT} + (V_{IN})I_{GND}$$

where I<sub>GND</sub> is the operating ground current of the device.

The maximum allowable temperature rise ( $T_{Rmax}$ ) depends on the maximum ambient temperature ( $T_{Amax}$ ) of the application, and the maximum allowable junction temperature ( $T_{Amax}$ ):

$$T_{Rmax} = T_{Jmax} - T_{Amax}$$

The maximum allowable value for junction to ambient Thermal Resistance,  $\theta_{JA}$ , can be calculated using the formula:

$$\theta_{JA} = T_{Rmax} / P_{D}$$

These parts are available in TO-220 and DDPAK/TO-263 packages. The thermal resistance depends on amount of copper area or heat sink, and on air flow. If the maximum allowable value of  $\theta_{JA}$  calculated above is  $\geq$  60 °C/W for TO-220 package and  $\geq$  60 °C/W for DDPAK/TO-263 package no heatsink is needed since the package can dissipate enough heat to satisfy these requirements. If the value for allowable  $\theta_{JA}$  falls below these limits, a heat sink is required.

Copyright © 2003–2013, Texas Instruments Incorporated



#### **HEATSINKING TO-220 PACKAGE**

The thermal resistance of a TO-220 package can be reduced by attaching it to a heat sink or a copper plane on a PC board. If a copper plane is to be used, the values of  $\theta_{JA}$  will be same as shown in next section for DDPAK/TO-263 package.

The heatsink to be used in the application should have a heatsink to ambient thermal resistance,

$$\theta_{HA} \le \theta_{JA} - \theta_{CH} - \theta_{JC}$$
.

In this equation,  $\theta_{CH}$  is the thermal resistance from the case to the surface of the heat sink and  $\theta_{JC}$  is the thermal resistance from the junction to the surface of the case.  $\theta_{JC}$  is about 3°C/W for a TO-220 package. The value for  $\theta_{CH}$  depends on method of attachment, insulator, etc.  $\theta_{CH}$  varies between 1.5°C/W to 2.5°C/W. If the exact value is unknown, 2°C/W can be assumed.

#### **HEATSINKING DDPAK/TO-263 PACKAGE**

The DDPAK/TO-263 package uses the copper plane on the PCB as a heatsink. The tab of these packages are soldered to the copper plane for heat sinking. The graph below shows a curve for the  $\theta_{JA}$  of DDPAK/TO-263 package for different copper area sizes, using a typical PCB with 1 ounce copper and no solder mask over the copper area for heat sinking.



Figure 21.  $\theta_{JA}$  vs Copper (1 Ounce) Area for DDPAK/TO-263 package

As shown in the graph below, increasing the copper area beyond 1 square inch produces very little improvement. The minimum value for  $\theta_{JA}$  for the DDPAK/TO-263 package mounted to a PCB is 32°C/W.

Figure 22 shows the maximum allowable power dissipation for DDPAK/TO-263 packages for different ambient temperatures, assuming  $\theta_{1A}$  is 35°C/W and the maximum junction temperature is 125°C.



Figure 22. Maximum Power Dissipation vs Ambient Temperature For DDPAK/TO-263 Package



#### **HEATSINKING PSOP PACKAGE**

Heatsinking for the SO PowerPad package is accomplished by allowing heat to flow through the ground slug on the bottom of the package into the copper on the PC board. The heat slug must be soldered down to a copper plane to get good heat transfer. It can also be connected through vias to internal copper planes. Since the heat slug is at ground potential, traces must not be routed under it which are not at ground potential. Under all possible conditions, the junction temperature must be within the range specified under operating conditions.

Figure 23 shows a curve for the  $\theta_{JA}$  of the PSOP package for different copper area sizes using a typical PCB with one ounce copper in still air.



Figure 23.  $\theta_{JA}$  vs. Copper (1 ounce) Area for PSOP Package

Copyright © 2003–2013, Texas Instruments Incorporated



# **REVISION HISTORY**

| Cł | nanges from Revision E (April 2013) to Revision F  | Pa | ıge |
|----|----------------------------------------------------|----|-----|
| •  | Changed layout of National Data Sheet to TI format |    | 11  |





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device    | Status (1) | Package Type     | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan               | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples |
|---------------------|------------|------------------|--------------------|------|----------------|------------------------|-------------------------------|---------------------|--------------|-----------------------------|---------|
| LP3882EMR-1.2/NOPB  | ACTIVE     | SO PowerPAD      | DDA                | 8    | 95             | RoHS & Green           | SN                            | Level-3-260C-168 HR | -40 to 125   | 3882E<br>MR1.2              | Samples |
| LP3882EMR-1.5/NOPB  | ACTIVE     | SO PowerPAD      | DDA                | 8    | 95             | RoHS & Green           | SN                            | Level-3-260C-168 HR | -40 to 125   | 3882E<br>MR1.5              | Samples |
| LP3882EMR-1.8/NOPB  | ACTIVE     | SO PowerPAD      | DDA                | 8    | 95             | RoHS & Green           | SN                            | Level-3-260C-168 HR | -40 to 125   | 3882E<br>MR1.8              | Samples |
| LP3882EMRX-1.2/NOPB | ACTIVE     | SO PowerPAD      | DDA                | 8    | 2500           | RoHS & Green           | SN                            | Level-3-260C-168 HR | -40 to 125   | 3882E<br>MR1.2              | Samples |
| LP3882ES-1.2/NOPB   | ACTIVE     | DDPAK/<br>TO-263 | KTT                | 5    | 45             | RoHS-Exempt<br>& Green | SN                            | Level-3-245C-168 HR | -40 to 125   | LP3882ES<br>-1.2            | Samples |
| LP3882ES-1.5/NOPB   | ACTIVE     | DDPAK/<br>TO-263 | KTT                | 5    | 45             | RoHS-Exempt<br>& Green | SN                            | Level-3-245C-168 HR | -40 to 125   | LP3882ES<br>-1.5            | Samples |
| LP3882ESX-1.2/NOPB  | ACTIVE     | DDPAK/<br>TO-263 | KTT                | 5    | 500            | RoHS-Exempt<br>& Green | SN                            | Level-3-245C-168 HR | -40 to 125   | LP3882ES<br>-1.2            | Samples |
| LP3882ESX-1.5/NOPB  | ACTIVE     | DDPAK/<br>TO-263 | KTT                | 5    | 500            | RoHS-Exempt<br>& Green | SN                            | Level-3-245C-168 HR | -40 to 125   | LP3882ES<br>-1.5            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 9-Apr-2022

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device              | Package<br>Type    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------|--------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP3882EMRX-1.2/NOPB | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LP3882ESX-1.2/NOPB  | DDPAK/<br>TO-263   | KTT                | 5 | 500  | 330.0                    | 24.4                     | 10.75      | 14.85      | 5.0        | 16.0       | 24.0      | Q2               |
| LP3882ESX-1.5/NOPB  | DDPAK/<br>TO-263   | KTT                | 5 | 500  | 330.0                    | 24.4                     | 10.75      | 14.85      | 5.0        | 16.0       | 24.0      | Q2               |

www.ti.com 9-Apr-2022



#### \*All dimensions are nominal

| Device              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP3882EMRX-1.2/NOPB | SO PowerPAD  | DDA             | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| LP3882ESX-1.2/NOPB  | DDPAK/TO-263 | KTT             | 5    | 500  | 367.0       | 367.0      | 45.0        |
| LP3882ESX-1.5/NOPB  | DDPAK/TO-263 | KTT             | 5    | 500  | 367.0       | 367.0      | 45.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 9-Apr-2022

# **TUBE**



\*All dimensions are nominal

| Device             | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LP3882EMR-1.2/NOPB | DDA          | HSOIC        | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP3882EMR-1.5/NOPB | DDA          | HSOIC        | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP3882EMR-1.8/NOPB | DDA          | HSOIC        | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP3882ES-1.2/NOPB  | KTT          | TO-263       | 5    | 45  | 502    | 25     | 8204.2 | 9.19   |
| LP3882ES-1.5/NOPB  | KTT          | TO-263       | 5    | 45  | 502    | 25     | 8204.2 | 9.19   |



PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



PLASTIC SMALL OUTLINE



## NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated