

Sample &

Buy



#### **TPS51100**

SLUS600E - APRIL 2004-REVISED DECEMBER 2014

# **TPS51100 3-A Sink / Source DDR Termination Regulator**

Technical

Documents

## 1 Features

- Input Voltage Range: 4.75 V to 5.25 V
- VLDOIN Voltage Range: 1.2 V to 3.6 V
- 3-A Sink/Source Termination Regulator Includes
   Droop Compensation
- Requires Only 20-µF Ceramic Output Capacitance
- Supports Hi-Z in S3 and Soft-Off in S5
- 1.2-V Input (VLDOIN) Helps Reduce Total Power Dissipation
- Integrated Divider Tracks 0.5 VDDQSNS for VTT and VTTREF
- Remote Sensing (VTTSNS)
- ±20-mV Accuracy for VTT and VTTREF
- 10-mA Buffered Reference (VTTREF)
- Built-In Soft-Start, UVLO, and OCL
- Thermal Shutdown
- Supports JEDEC Specifications

## 2 Applications

- DDR, DDR2, DDR3 Memory Termination
- SSTL-2, SSTL-18, and HSTL Termination

## **3** Description

Tools &

Software

The TPS51100 is a 3-A, sink/source tracking termination regulator. The device is specifically designed for low-cost and low-external component count systems where space is a premium.

Support &

Community

**.**...

The TPS51100 maintains fast transient response, only requiring 20  $\mu$ F (2 × 10  $\mu$ F) of ceramic output capacitance. The TPS51100 supports remote sensing functions and all features required to power the DDR and DDR2 VTT bus termination according to the JEDEC specification. The part also supports DDR3 VTT termination with VDDQ at 1.5 V (typical). In addition, the TPS51100 includes integrated sleepstate controls, placing VTT in Hi-Z in S3 (suspend to RAM) and soft-off for VTT and VTTREF in S5 (suspend to disk). The TPS51100 is available in the thermally efficient 10-pin MSOP PowerPAD<sup>TM</sup> package and is specified from -40°C to 85°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| TPS51100    | HVSSOP (10) | 3.00 mm x 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



**Simplified Schematic** 

# **Table of Contents**

| 1 | Features 1     |                                    |  |  |  |  |  |  |
|---|----------------|------------------------------------|--|--|--|--|--|--|
| 2 | Applications 1 |                                    |  |  |  |  |  |  |
| 3 | Des            | cription 1                         |  |  |  |  |  |  |
| 4 | Rev            | ision History 2                    |  |  |  |  |  |  |
| 5 | Pin            | Configuration and Functions 3      |  |  |  |  |  |  |
| 6 | Spe            | cifications 4                      |  |  |  |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 4         |  |  |  |  |  |  |
|   | 6.2            | Recommended Operating Conditions 4 |  |  |  |  |  |  |
|   | 6.3            | Thermal Information 4              |  |  |  |  |  |  |
|   | 6.4            | Electrical Characteristics 5       |  |  |  |  |  |  |
|   | 6.5            | Typical Characteristics 7          |  |  |  |  |  |  |
| 7 | Deta           | ailed Description 11               |  |  |  |  |  |  |
|   | 7.1            | Overview 11                        |  |  |  |  |  |  |
|   | 7.2            | Functional Block Diagram 11        |  |  |  |  |  |  |
|   | 7.3            | Feature Description 11             |  |  |  |  |  |  |
|   |                |                                    |  |  |  |  |  |  |

|    | 7.4  | Device Functional Modes                  | 12 |
|----|------|------------------------------------------|----|
| 8  | Appl | lication and Implementation              | 13 |
|    | 8.1  | Application Information                  | 13 |
|    | 8.2  | Typical Application                      | 13 |
| 9  | Pow  | er Supply Recommendations                | 16 |
| 10 | Layo | out                                      | 16 |
|    | 10.1 | Layout Guidelines                        | 16 |
|    | 10.2 | Layout Example                           | 17 |
|    | 10.3 | Thermal Considerations                   | 17 |
| 11 | Devi | ice and Documentation Support            | 19 |
|    | 11.1 | Device Support                           | 19 |
|    | 11.2 | Trademarks                               | 19 |
|    | 11.3 | Electrostatic Discharge Caution          | 19 |
|    | 11.4 | Glossary                                 | 19 |
| 12 |      | hanical, Packaging, and Orderable mation | 19 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| nges from Revision D (May 2012) to Revision E                                                                                                                                                                                                                                                             | Page  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Added Pin Configuration and Functions section, Feature Description section, Device Functional Modes, Applicand<br>And Implementation section, Power Supply Recommendations section, Layout section, Device and Documenta<br>Support section, and Mechanical, Packaging, and Orderable Information section | ation |
| nges from Revision C (June 2008) to Revision D                                                                                                                                                                                                                                                            | Page  |
| Added updated Thermal data                                                                                                                                                                                                                                                                                | 4     |

TEXAS INSTRUMENTS

www.ti.com



## 5 Pin Configuration and Functions



NOTE: For more information on the DGQ package, see the *PowerPAD Thermally Enhanced Package* application report (SLMA002).

| Р       | PIN I/O |     | DESCRIPTION                                                                            |  |
|---------|---------|-----|----------------------------------------------------------------------------------------|--|
| NAME    | NO.     | 1/0 | DESCRIPTION                                                                            |  |
| GND     | 8       | -   | Signal ground. Connect to negative terminal of the output capacitor                    |  |
| PGND    | 4       | -   | Power ground output for the VTT LDO                                                    |  |
| S3      | 7       | I   | S3 signal input                                                                        |  |
| S5      | 9       | I   | S5 signal input                                                                        |  |
| VDDQSNS | 1       | I   | VDDQ sense input                                                                       |  |
| VIN     | 10      | I   | -V power supply                                                                        |  |
| VLDOIN  | 2       | I   | Power supply for the VTT LDO and VTTREF output stage                                   |  |
| VTT     | 3       | 0   | Power output for the VTT LDO                                                           |  |
| VTTREF  | 6       | 0   | VTT reference output. Connect to GND through 0.1-µF ceramic capacitor.                 |  |
| VTTSNS  | 5       | I   | Voltage sense input for the VTT LDO. Connect to plus terminal of the output capacitor. |  |

#### Pin Functions

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                              |                                      |                                      | MIN  | MAX | UNIT |
|----------------------------------------------|--------------------------------------|--------------------------------------|------|-----|------|
| Input voltage <sup>(2)</sup>                 |                                      | VIN, VLDOIN, VTTSNS, VDDQSNS, S3, S5 | -0.3 | 6   | V    |
|                                              | input voltage                        | PGND                                 | -0.3 | 0.3 | v    |
|                                              | Output voltage <sup>(2)</sup>        | VTT, VTTREF                          | -0.3 | 6   | V    |
| T <sub>A</sub> Operating ambient temperature |                                      | -40                                  | 85   | °C  |      |
| T <sub>stg</sub>                             | T <sub>stg</sub> Storage temperature |                                      | -55  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under RecommendedOperating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the network ground terminal unless otherwise noted.

## 6.2 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                               |        | MIN   | MAX  | UNIT |
|----------------|-----------------------------------------------|--------|-------|------|------|
| VIN            | Supply voltage                                |        | 4.75  | 5.25 | V    |
|                |                                               | S3, S5 | -0.10 | 5.25 |      |
| Voltage range  | VLDOIN, VDDQSNS, VTT, VTTSNS                  | -0.1   | 3.6   | N/   |      |
|                | VTTREF                                        | -0.1   | 1.8   | V    |      |
|                |                                               | PGND   | -0.1  | 0.1  |      |
| T <sub>A</sub> | T <sub>A</sub> Operating free-air temperature |        | -40   | 85   | °C   |

### 6.3 Thermal Information

|                       |                                              | TPS51100 |      |
|-----------------------|----------------------------------------------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGQ      | UNIT |
|                       |                                              | 10 PINS  |      |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 60.3     |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 63.5     |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 51.6     | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 1.5      | C/VV |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 22.3     |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 9.5      |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.4 Electrical Characteristics

 $T_A = -40^{\circ}$ C to 85°C,  $V_{VIN} = 5$  V, VLDOIN and VDDQSNS are connected to 2.5 V (unless otherwise noted)

|                                | PARAMETER                               | TEST CONDITIONS                                                                                                                              | MIN  | TYP          | MAX | UNIT |
|--------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|-----|------|
| SUPPLY CUF                     | RENT                                    |                                                                                                                                              |      |              |     |      |
| I <sub>VIN</sub>               | Supply current, VIN                     | $T_A = 25^{\circ}C, V_{VIN} = 5 V$ , no load, $V_{S3} = V_{S5} = 5 V$                                                                        | 0.25 | 0.5          | 1   | mA   |
| I <sub>VINSTB</sub>            | Standby currrent, VIN                   | $T_A = 25^{\circ}C, V_{VIN} = 5 V$ , no load, $V_{S3} = 0 V, V_{S5} = 5 V$                                                                   | 25   | 50           | 80  | μA   |
| I <sub>VINSDN</sub>            | Shutdown current, VIN                   | $T_{A}$ = 25°C, $V_{VIN}$ = 5 V, no load, $V_{S3}$ = $V_{S5}$ = 0 V, $V_{VLDOIN}$ = $V_{VDDQSNS}$ = 0 V                                      |      | 0.3          | 1   | μA   |
| IVLDOIN                        | Supply current, VLDOIN                  | $T_A = 25^{\circ}C$ , $V_{VIN} = 5$ V, no load, $V_{S3} = V_{S5} = 5$ V                                                                      | 0.7  | 1.2          | 2   | mA   |
| I <sub>VLDOINSTB</sub>         | Standby currrent, VLDOIN                | $T_A = 25^{\circ}C$ , $V_{VIN} = 5$ V, no load, $V_{S3} = 0$ V, $V_{S5} = 5$ V                                                               |      | 6            | 10  | μA   |
| IVLDOINSDN                     | Shutdown current, VLDOIN                | $T_A = 25^{\circ}C$ , $V_{VIN} = 5$ V, no load, $V_{S3} = V_{S5} = 0$ V                                                                      |      | 0.3          | 1   | μA   |
| INPUT CURR                     | ENT                                     | 1                                                                                                                                            |      |              |     |      |
| IVDDQSNS                       | Input current, VDDQSNS                  | V <sub>VIN</sub> = 5 V, V <sub>S3</sub> = V <sub>S5</sub> = 5 V                                                                              | 1    | 3            | 5   | μA   |
| IVTTSNS                        | Input current, VTTSNS                   | V <sub>VIN</sub> = 5 V, V <sub>S3</sub> = V <sub>S5</sub> = 5 V                                                                              | -1   | -0.25        | 1   | μA   |
| VTT OUTPUT                     | •                                       |                                                                                                                                              |      |              |     |      |
|                                |                                         | V <sub>VLDOIN</sub> = V <sub>VDDQSNS</sub> = 2.5 V                                                                                           |      | 1.25         |     |      |
| V <sub>VTTSNS</sub>            | Output voltage, VTT                     | $V_{\text{VLDOIN}} = V_{\text{VDDQSNS}} = 1.8 \text{ V}$                                                                                     |      | 0.9          |     | V    |
| 000                            | Culput Voltage, VTT                     | $V_{VLDOIN} = V_{VDDQSNS} = 1.5 V$                                                                                                           |      | 0.75         |     | -    |
|                                |                                         | $V_{\text{VLDOIN}} = V_{\text{VDDQSNS}} = 2.5 \text{ V},  I_{\text{VTT}}  = 0 \text{ A}$                                                     | -20  |              | 20  |      |
| V <sub>VTTTOL25</sub>          |                                         | $V_{\text{VLDOIN}} = V_{\text{VDDQSNS}} = 2.5 \text{ V},  V_{\text{VTT}}  = 1.5 \text{ A}$                                                   | -30  |              | 30  |      |
| • VIIIOL25                     |                                         | $V_{\text{VLDOIN}} = V_{\text{VDDQSNS}} = 2.5 \text{ V},  I_{\text{VTT}}  = 3 \text{ A}$                                                     | -40  |              | 40  |      |
|                                | Output votlage tolerance to VTTREF, VTT | $V_{\text{VLDOIN}} = V_{\text{VDDQSNS}} = 1.8 \text{ V},  I_{\text{VTT}}  = 0 \text{ A}$                                                     | -20  |              | 20  | mV   |
| V <sub>VTTTOL18</sub>          |                                         | $V_{\text{VLDOIN}} = V_{\text{VDDQSNS}} = 1.8 \text{ V},  I_{\text{VTT}}  = 1 \text{ A}$                                                     | -30  |              | 30  |      |
|                                |                                         | $V_{\text{VLDOIN}} = V_{\text{VDDQSNS}} = 1.8 \text{ V},  I_{\text{VTT}}  = 2 \text{ A}$                                                     | -40  |              | 40  |      |
|                                |                                         | $V_{\text{VLDOIN}} = V_{\text{VDDQSNS}} = 1.5 \text{ V},  I_{\text{VTT}}  = 0 \text{ A}$                                                     | -20  |              | 20  |      |
| V <sub>VTTTOL15</sub>          |                                         | $V_{\text{VLDOIN}} = V_{\text{VDDQSNS}} = 1.5 \text{ V},  I_{\text{VTT}}  = 1 \text{ A}$                                                     | -30  |              | 30  |      |
|                                | Source current limit, VTT               | $V_{TT} = \left(\frac{V_{VDDQSNS}}{2}\right) \times 0.95,  PGOOD = High$                                                                     | 3    | 3.8          | 6   | A    |
| WHOLISKE COULD CALLER MIN, THE |                                         | V <sub>VTT</sub> = 0 V                                                                                                                       | 1.5  | 2.2          | 3   |      |
| IVTTOCLSNK                     | Sink current limit, VTT                 | $V_{TT} = \left(\frac{V_{VDDQSNS}}{2}\right) \times 1.05$ , PGOOD = High                                                                     | 3    | 3.6          | 6   | A    |
|                                |                                         | V <sub>VTT</sub> = V <sub>VDDQ</sub>                                                                                                         | 1.5  | 2.2          | 3   |      |
| I <sub>VTTLK</sub>             | Leakage current, VTT                    | $V_{TT} = \left(\frac{V_{VDDQSNS}}{2}\right) \times 1.25 \text{ V},  T_A = 25^{\circ}\text{C}$ $V_{S3} = 0 \text{ V},  V_{S5} = 5 \text{ V}$ | -1   | 0.5          | 10  | μA   |
| I <sub>VTTSNSLK</sub>          | Leakage current, VTTSNS                 | $V_{TT} = \left(\frac{V_{VDDQSNS}}{2}\right) \times 1.25 \text{ V},  T_{A} = 25^{\circ}\text{C}$                                             | -1   | 0.01         | 1   | μA   |
| IDSCHRG                        | Discharge current, VTT                  | $ \begin{array}{ll} T_{A} = 25^{\circ} C, & V_{S3} = V_{S5} = 0 \ V, \\ V_{VDDQSNS} = 0 \ V, & V_{VTT} = 0.5 \ V \end{array} $               | 10   | 17           |     | mA   |
| VTTREF OUT                     | PUT                                     |                                                                                                                                              |      |              |     |      |
| V <sub>VTTREF</sub>            | Output voltage, VTTREF                  |                                                                                                                                              | V    | VDDQSNS<br>2 |     | V    |
| V <sub>VTTREFTOL25</sub>       |                                         | $V_{VLDOIN} = V_{VDDQSNS} = 2.5 \text{ V}, I_{VTTREF} < 10 \text{ mA}$                                                                       | -20  |              | 20  |      |
| V <sub>VTTREFTOL18</sub>       | Output voltage tolerance to VDDQSNS/2,  | $V_{VLDOIN} = V_{VDDQSNS} = 1.8 \text{ V}, I_{VTTREF} < 10 \text{ mA}$                                                                       | -17  |              | 17  | mV   |
| V <sub>VTTREFTOL15</sub>       |                                         | $V_{VLDOIN} = V_{VDDQSNS} = 1.5 \text{ V}, I_{VTTREF} < 10 \text{ mA}$                                                                       | -15  |              | 15  |      |
| IVTTREFOCL                     | Source current limit, VTTREF            | V <sub>VTTREF</sub> = 0 V                                                                                                                    | 10   | 20           | 30  | mA   |

ISTRUMENTS

ÈXAS

www.ti.com

## **Electrical Characteristics (continued)**

 $T_A = -40^{\circ}C$  to 85°C,  $V_{VIN} = 5$  V, VLDOIN and VDDQSNS are connected to 2.5 V (unless otherwise noted)

| PARAMETER                                    |                             | TEST CONDITIONS               | MIN  | TYP  | MAX  | UNIT |  |
|----------------------------------------------|-----------------------------|-------------------------------|------|------|------|------|--|
| UVLO/LOO                                     | GIC THRESHOLD               |                               |      |      |      |      |  |
|                                              |                             | Wake up                       | 3.4  | 3.7  | 4    | V    |  |
| V <sub>VINUV</sub> UVLO threshold voltage, V | OVEO Inteshold voltage, vin | Hysteresis                    | 0.15 | 0.25 | 0.35 | v    |  |
| VIH                                          | High-level input voltage    | S3, S5                        | 1.6  |      |      | V    |  |
| V <sub>IL</sub>                              | Low-level input voltage     | S3, S5                        |      |      | 0.3  | V    |  |
| VIHYST                                       | Hysteresis voltage          | S3, S5                        |      | 0.2  |      | V    |  |
| I <sub>ILEAK</sub>                           | Logic input leakage current | S2, S5, T <sub>A</sub> = 25°C | -1   |      | 1    | μA   |  |
| THERMAL                                      | THERMAL SHUTDOWN            |                               |      |      |      |      |  |
| T <sub>SDN</sub>                             |                             | Shutdown temperature          |      | 160  |      | *0   |  |
|                                              | Thermal shutdown threshold  | Hysteresis                    |      | 10   |      | °C   |  |



## 6.5 Typical Characteristics





## **Typical Characteristics (continued)**







Figure 9. VTT Voltage Load Regulation vs VTT Load Current





Figure 8. VTT Voltage Load Regulation vs VTT Load Current (DDR2)



Load Current (DDR)





## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**





## 7 Detailed Description

## 7.1 Overview

The TPS51100 is a sink / source double date rate (DDR) termination regulator with VTTREF buffered reference output.

## 7.2 Functional Block Diagram



Figure 22. Simplified Block Diagram

## 7.3 Feature Description

## 7.3.1 VTT Sink/Source Regulator

The TPS51100 is a 3-A sink/source tracking termination regulator designed specially for low-cost, low-externalcomponents systems where space is at premium, such as notebook PC applications. The TPS51100 integrates a high-performance, low-dropout linear regulator that is capable of sourcing and sinking current up to 3 A. This VTT linear regulator employs an ultimate fast-response feedback loop so that small ceramic capacitors are enough to keep tracking to the VTTREF within ±40 mV under all conditions, including fast load transient. To achieve tight regulation with minimum effect of trace resistance, a remote sensing terminal, VTTSNS, should be connected to the positive node of the VTT output capacitor(s) as a separate trace from the high-current line from VTT.

## 7.3.2 VTTREF Regulator

The VTTREF block consists of an on-chip 1/2 divider, low-pass filter (LPF), and buffer. This regulator can source current up to 10 mA. Bypass VTTREF to GND using a 0.1-µF ceramic capacitor to ensure stable operation.

Copyright © 2004–2014, Texas Instruments Incorporated



## Feature Description (continued)

#### 7.3.3 Soft-Start

The soft-start function of the VTT is achieved via a current clamp, allowing the output capacitors to be charged with low and constant current that gives linear ramp-up of the output voltage. The current-limit threshold is changed in two stages using an internal powergood signal. When VTT is outside the powergood threshold, the current limit level is 2.2 A. When VTT rises above (VTTREF – 5%) or falls below (VTTREF + 5%), the current limit level switches to 3.8 A. The thresholds are typically VTTREF ±5% (from outside regulation to inside) and ±10% (when it falls outside). The soft-start function is completely symmetrical, and it works not only from GND to VTTREF voltage, but also from VDDQ to VTTREF voltage. Note that the VTT output is in a high-impedance state during the S3 state (S3 = low, S5 = high), and its voltage can be up to VDDQ voltage, depending on the external condition. Note that VTT does not start under a full-load condition.

#### 7.3.4 VTT Current Protection

The LDO has a constant overcurrent limit (OCL) at 3.8 A. This trip point is reduced to 2.2 A before the output voltage comes within  $\pm 5\%$  of the target voltage or goes outside of  $\pm 10\%$  of the target voltage.

#### 7.3.5 VIN UVLO Protection

For VIN undervoltage lockout (UVLO) protection, the TPS51100 monitors VIN voltage. When the VIN voltage is lower than UVLO threshold voltage, the VTT regulator is shut off. This is a non-latch protection.

#### 7.3.6 Thermal Shutdown

TPS51100 monitors its temperature. If the temperature exceeds the threshold value, typically 160°C, the VTT and VTTREF regulators are shut off. This is also a non-latch protection.

## 7.4 Device Functional Modes

#### 7.4.1 S5 Control and Soft-Off

The S3 and S5 terminals should be connected to SLP\_S3 and SLP\_S5 signals, respectively. Both VTTREF and VTT are turned on at the S0 state (S3 = high, S5 = high). VTTREF is kept alive while VTT is turned off and left high-impedance in the S3 state (S3 = low, S5 = high). Both VTT and VTTREF outputs are turned off and discharged to ground through internal MOSFETs during S4/S5 state (both S3 and S5 are low).

| STATE                | S3 | S5 | VTTREF        | VTT           |
|----------------------|----|----|---------------|---------------|
| S0                   | Н  | Н  | 1             | 1             |
| S3 <sup>(1)</sup>    | L  | Н  | 1             | 0 (Hi-Z)      |
| S4/S5 <sup>(1)</sup> | L  | L  | 0 (discharge) | 0 (discharge) |

## Table 1. S3 and S5 Control Table

(1) In case S3 is forced to H and S5 to L, VTTREF is discharged and VTT is at Hi-Z state. This condition is not recommended.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS51100 is typically used as a sink / source tracking termination regulator, witch converter a voltage from VTT.

#### 8.2 Typical Application



Figure 23. TPS51100 5-V Input / 1.8-V Output Reference Design

#### 8.2.1 Design Requirements

#### **Table 2. Design Parameters**

| DESIGN PARAMETERS | EXAMPLE VALUE    |
|-------------------|------------------|
| VIN               | 4.75 V to 5.25 V |
| VDDQSNS, VLDOIN   | 1.8 V            |
| Output Current    | ±3 A             |

#### 8.2.2 Detailed Design Procedure

#### Table 3. Design Specifications

| REFERENCE<br>DESIGNATOR | SPECIFICATION                  | MANUFACTURER | PART NUMBER   |  |  |  |
|-------------------------|--------------------------------|--------------|---------------|--|--|--|
| C1                      | 10-µf, 6.3-V, X5R, 2012 (0805) | TDK          | C2012JB0J106K |  |  |  |
| C2                      | 0.1-µf, 50-V, X5R, 1608 (0603) | TDK          | C1608JB1H104K |  |  |  |



#### 8.2.2.1 Output Capacitor

For stable operation, total capacitance of the VTT output terminal can be equal to or greater than 20  $\mu$ F. Attach two 10- $\mu$ F ceramic capacitors in parallel to minimize the effect of ESR and ESL. If the ESR is greater than 2 m $\Omega$ , insert an R-C filter between the output and the VTTSNS input to achieve loop stability. The R-C filter time constant should be almost the same or slightly lower than the time constant of the output capacitor and its ESR.

Soft-start duration,  $t_{SS}$ , is also a function of this output capacitance. Where  $I_{TTOCL} = 2.2$  A (typ),  $t_{SS}$  can be calculated as,

$$t_{SS} = \left(\frac{C_{OUT} \times V_{VTT}}{I_{VTTOCL}}\right)$$
(1)

#### 8.2.2.2 Input Capacitor

Depending on the trace impedance between the VLDOIN bulk power supply to the part, transient increase of source current is supplied mostly by the charge from the VLDOIN input capacitor. Use a  $10-\mu$ F (or more) ceramic capacitor to supply this transient charge. Provide more input capacitance as more output capacitance is used at VTT. In general, use 1/2 C<sub>OUT</sub> for the input.

#### 8.2.2.3 VIN Capacitor

Add a ceramic capacitor with a value between 1  $\mu$ F and 4.7  $\mu$ F placed close to the VIN pin, to stabilize 5 V from any parasitic impedance from the supply.

#### 8.2.3 Application Curves









## 9 Power Supply Recommendations

TPS51100 is designed for a sink / source double date rate (DDR) termination regulator with VTTREF buffered reference output. Supply input voltage (VIN) support voltage from 4.75 V to 5.25 V; VLDOIN input voltage supports from 1.2 V to 3.6 V.

## 10 Layout

### 10.1 Layout Guidelines

Consider the following points before the layout of TPS51100 design begins.

- The input bypass capacitor for VLDOIN should be placed to the pin as close as possible with a short and wide connection.
- The output capacitor for VTT should be placed close to the pin with a short and wide connection in order to avoid additional ESR and/or ESL of the trace.
- VTTSNS should be connected to the positive node of VTT output capacitor(s) as a separate trace from the high current power line and is strongly recommended to avoid additional ESR and/or ESL. If it is needed to sense the voltage of the point of the load, it is recommended to attach the output capacitor(s) at that point. Also, it is recommended to minimize any additional ESR and/or ESL of the ground trace between the GND pin and the output capacitor(s).
- Consider adding an LPF at VTTSNS in case the ESR of the VTT output capacitor(s) is larger than 2 mΩ.
- VDDQSNS can be connected separately from VLDOIN. Remember that this sensing potential is the reference voltage of VTTREF. Avoid any noise generative lines.
- The negative node of the VTT output capacitor(s) and the VTTREF capacitor should be tied together, avoiding common impedance to the high-current path of the VTT source/sink current.
- The GND (signal GND) pin node represents the reference potential for the VTTREF and VTT outputs. Connect GND to the negative nodes of the VTT capacitor(s), VTTREF capacitor, and VDDQ capacitor(s) with care to avoid additional ESR and/or ESL. GND and PGND (Power GND) should be isolated, with a single point connection between them.
- In order to remove heat from the package effectively, prepare the thermal land and solder to the package thermal pad. The wide trace of the component-side copper, connected to this thermal land, helps heat spreading. Numerous vias 0.33 mm in diameter connected from the thermal land to the internal/solder-side ground plane(s) should be used to help dissipation.



## 10.2 Layout Example



NOTES: 1. The positive terminal of each output capacitor should be directly connected to VTT of the IC; do not use a VIA. 2. The negative terminal of each output capacitor should be directly connected to GND of the IC; do not use a VIA. 3. VIAs

VIA between 1<sup>st</sup> and 2<sup>nd</sup> layers

VIA between 1<sup>st</sup> and other layers under 2<sup>nd</sup>

4. Rs and Cs with dotted outlines are options.

## Figure 27. TPS51100 PCB Layout Guideline

## **10.3 Thermal Considerations**

As the TPS51100 is a linear regulator, the VTT current flow in both source and sink directions generates power dissipation from the device. In the source phase, the potential difference between  $V_{VLDOIN}$  and  $V_{VTT}$  times VTT current becomes the power dissipation,  $W_{DSRC}$ .

$$N_{\text{DSRC}} = (V_{\text{VLDOIN}} - V_{\text{VTT}}) \times I_{\text{VTT}}$$

In this case, if VLDOIN is connected to an alternative power supply lower than  $V_{DDQ}$  voltage, power loss can be decreased.

For the sink phase, VTT voltage is applied across the internal LDO regulator, and the power dissipation, and  $W_{\text{DSNK}}$ , is calculated by:

$$W_{\text{DSNK}} = V_{\text{VTT}} \times I_{\text{VTT}}$$

Because the device does not sink and source the current at the same time and  $I_{VTT}$  varies rapidly with time, the actual power dissipation that must be considered for thermal design is an average over the thermal relaxation duration of the system. Another power consumption is the current used for internal control circuitry from the VIN supply and VLDOIN supply. This can be estimated as 20 mW or less at normal operational conditions. This power must be effectively dissipated from the package. Maximum power dissipation allowed to the package is calculated by,

$$W_{PKG} = \frac{\left(T_{J(max)} - T_{A(max)}\right)}{\theta_{JA}}$$

where

١

T<sub>J(max)</sub> is 125°C

(2)

(3)

(4)



## **Thermal Considerations (continued)**

 $T_{A(max)}$  is the maximum ambient temperature in the system

 $\theta_{JA}$  is the thermal resistance from the silicon junction to the ambient

This thermal resistance strongly depends on the board layout. TPS51100 is assembled in a thermally enhanced PowerPAD package that has an exposed die pad underneath the body. For improved thermal performance, this die pad must be attached to the ground trace via thermal land on the PCB. This ground trace acts as a heat sink/spread. The typical thermal resistance, 57.7°C/W, is achieved based on a 3 mm × 2 mm thermal land with two vias without air flow. It can be improved by using larger thermal land and/or increasing the number of vias. For example, assuming a 3 mm × 3 mm thermal land with four vias without air flow, it is  $45.4^{\circ}$ C/W. Further information about the PowerPAD package and its recommended board layout is described in the *PowerPAD Thermally Enhanced Package* application report (SLMA002). This document is available at www.ti.com.



## **11** Device and Documentation Support

## **11.1 Device Support**

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 11.2 Trademarks

PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| TPS51100DGQ      | ACTIVE | HVSSOP       | DGQ                | 10   | 80             | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 85    | 51100                   | Samples |
| TPS51100DGQG4    | ACTIVE | HVSSOP       | DGQ                | 10   | 80             | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 85    | 51100                   | Samples |
| TPS51100DGQR     | ACTIVE | HVSSOP       | DGQ                | 10   | 2500           | RoHS & Green    | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM | -40 to 85    | 51100                   | Samples |
| TPS51100DGQRG4   | ACTIVE | HVSSOP       | DGQ                | 10   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 51100                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are no |
|------------------------|
|------------------------|

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS51100DGQR | HVSSOP          | DGQ                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS51100DGQR | HVSSOP       | DGQ             | 10   | 2500 | 364.0       | 364.0      | 27.0        |



5-Jan-2022

## TUBE



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS51100DGQ   | DGQ          | HVSSOP       | 10   | 80  | 330    | 6.55   | 500    | 2.88   |
| TPS51100DGQG4 | DGQ          | HVSSOP       | 10   | 80  | 330    | 6.55   | 500    | 2.88   |

# DGQ 10

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DGQ0010D**



# **PACKAGE OUTLINE**

## PowerPAD<sup>™</sup> - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA-T.



# **DGQ0010D**

# **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



# DGQ0010D

# **EXAMPLE STENCIL DESIGN**

## PowerPAD<sup>™</sup> - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated